- Home
- Search Results
- Page 1 of 1
Search for: All records
-
Total Resources2
- Resource Type
-
0000000002000000
- More
- Availability
-
11
- Author / Contributor
- Filter by Author / Creator
-
-
Kim, Sung Min (1)
-
Mandal, Arindam (1)
-
Pamula, Venkata Rajesh (1)
-
Pape, Forrest (1)
-
Perlmutter, Steve I (1)
-
Peña-Colaiocco, Diego L (1)
-
Rahman, Fahim ur (1)
-
Rajesh_Pamula, V (1)
-
Rudell, Jacques C (1)
-
Sathe, Visvesh S (1)
-
Sathe, Visvesh S. (1)
-
Sun, Xun (1)
-
Zhang, Baosen (1)
-
#Tyler Phillips, Kenneth E. (0)
-
#Willis, Ciara (0)
-
& Abreu-Ramos, E. D. (0)
-
& Abramson, C. I. (0)
-
& Abreu-Ramos, E. D. (0)
-
& Adams, S.G. (0)
-
& Ahmed, K. (0)
-
- Filter by Editor
-
-
null (1)
-
& Spizer, S. M. (0)
-
& . Spizer, S. (0)
-
& Ahn, J. (0)
-
& Bateiha, S. (0)
-
& Bosch, N. (0)
-
& Brennan K. (0)
-
& Brennan, K. (0)
-
& Chen, B. (0)
-
& Chen, Bodong (0)
-
& Drown, S. (0)
-
& Ferretti, F. (0)
-
& Higgins, A. (0)
-
& J. Peters (0)
-
& Kali, Y. (0)
-
& Ruiz-Arias, P.M. (0)
-
& S. Spitzer (0)
-
& Sahin. I. (0)
-
& Spitzer, S. (0)
-
& Spitzer, S.M. (0)
-
-
Have feedback or suggestions for a way to improve these results?
!
Note: When clicking on a Digital Object Identifier (DOI) number, you will be taken to an external site maintained by the publisher.
Some full text articles may not yet be available without a charge during the embargo (administrative interval).
What is a DOI Number?
Some links on this page may take you to non-federal websites. Their policies may differ from this site.
-
This paper presents a technique for achieving spatially targeted neural stimulation with suppression of driver nonideality-induced common-mode (CM) artifact in low-latency closed-loop neuromodulation applications. The proposed approach utilizes computationally guided concurrent stimulation across multiple electrodes to achieve spatial selectivity in stimulation. The proposed architecture supports flexible storage of multiple, precomputed vector stimulation patterns in integrated memory. A selected stimulation pattern can be quickly accessed and administered in response to decoded neural activity. Additionally, a combination of the stimulator circuit architecture and mixed-signal current imbalance compensation techniques effectively suppress CM artifacts to below 50 mV. These techniques are demonstrated in a 180 nm HV CMOS test-chip containing 46 stimulation drivers of 26 V compliance and validated through a combination of bench, saline, and in vivo tests.more » « lessFree, publicly-accessible full text available January 1, 2026
-
Pamula, Venkata Rajesh; Sun, Xun; Kim, Sung Min; Rahman, Fahim ur; Zhang, Baosen; Sathe, Visvesh S. (, IEEE Solid-State Circuits Letters)null (Ed.)
An official website of the United States government
